

## CODE BANKING USING THE TASKING 8051 TOOLS

#### **Relevant Devices**

This application note applies to the following devices: C8051F120, C8051F121, C8051F122, C8051F123, C8051F124, C8051F125, C8051F126, and C8051F127.

### Introduction

The 8051 architecture supports a 64KB linear program memory space. Devices that have more than 64KB of program memory implement a code banking scheme to surmount this 64KB limit. This application note discusses software project management techniques and provides example applications that use code banking.

# **Key Points**

- Projects requiring less than 64KB of FLASH can leave the PSBANK register at its default setting which provides a 64KB linear address space.
- Source code is divided into segments, and each code segment is assigned to a code bank by the linker.

# **Code Banking Overview**

The C8051F12x family of devices has 128KB of on-chip FLASH, divided into 4 physical 32KB banks. This program memory space can be used to

hold executable code or constant data. Figure 1 shows the code banking model implemented by these devices. Instruction fetch operations (normal code execution) are handled independently of constant data operations (MOVC instructions, and MOVX instructions when used for writing to FLASH). Each type of operation has its own bank select bits that may select any of the 4 banks as shown in Figure 1. All code bank switching is handled at the device level by writing to the PSBANK register. The COBANK and IFBANK bits in this register control switching for constant code accesses and instruction fetches, respectively. For more information on code bank switching, please refer to the C8051F12x datasheet.

Figure 1. C8051F12x Code Banking Model



For projects that require more than 64KB of code space or non-volatile data space, the user has the option of manually handling the bank switching in software or setting up a code-banked project. Both methods are discussed in this note.

# User-Managed Bank Switching for Data Intensive Projects

User-managed bank switching is useful for projects that have less than 64KB of executable code but need to store large amounts of data in FLASH. In this situation, the Common area and Bank 1 are used for program memory while Bank 2 and Bank 3 are used for data storage. The project does not need to be set up for code banking.

The following data logging example shows how bank switching can be managed in application software.

# Example 1: Data Logging Application

This application uses a 22.1184 MHz crystal oscillator to implement a software real-time clock (RTC). PCA0, configured to count Timer 0 overflows, generates an interrupt once every second. The interrupt handler records the current time and device temperature in a non-volatile log in FLASH.

The 112,640 byte log cycles through all 4 code banks recording time and temperature. Each data record has 6 fields as shown in Figure 2. The log is capable of storing 14080 records over a time period of 3.9 hours. Once the log is full, it continues log-

ging at the beginning of log, erasing the FLASH page with the oldest data as it progresses.

# Managing the Instruction Fetch Bank Select

Since this application uses less than 32KB of FLASH for program code, there will be no instruction fetches from the 0x8000 to 0xFFFF memory space. This makes the value of IFBANK irrelevant. However, if an application uses between 32KB and 64KB of FLASH for program code, IFBANK should be left at its reset value, targeting Bank 1.

#### **Advancing Through the Code Banks**

This application reserves the first 16KB of FLASH in the Common area for program code. The log starts at address 0x4000 in the Common area and

Figure 2. Log Record Structure





ends at location 0xF7FF in Bank 3 as shown in FLASH write pointer. These cases are outlined in Figure 3.

After storing a record in the log, the FLASH write pointer is advanced to the next record and checked for code bank boundaries. There are three possible boundary conditions to consider when adjusting the

Figure 3. FLASH Memory Map for Example 1



Table 1.

## Preserving the PSBANK Register in **Functions and Interrupt Service Routines**

A program must preserve and restore the value of the PSBANK register in every function and interrupt service routine that switches code banks.

## **Choosing Log Record Size**

Example 1 only writes entire records to FLASH. If the record size is a power of 2 and the log starts at the beginning of a FLASH page, then all records will be contained within one of the code banks. If a record can cross a bank boundary, then bounds checking must be performed after every byte write.

## **Keeping Accurate Time**

This application keeps track of time by implementing an interrupt driven real-time clock. With SYSCLK at 49.7664 MHZ, Timer 0 in mode 2 overflows exactly 4050 times every second when clocked by SYSCLK/48. PCA Module 0 is configured in "Software Timer Mode" to count Timer 0 overflows and generate an interrupt every second.

**Table 1. FLASH Write Pointer Boundary Conditions** 

| Condition                                                | How to Detect                                                                            | Typical Action                                                                                                      |
|----------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| FLASH write pointer reaches the end of the Common area.  | FLASH write pointer will point to location 0x8000.                                       | No action is necessary if COBANK is always set to Bank 1 whenever the pointer is moved to the beginning of the log. |
| FLASH write pointer reaches the end of Bank 1 or Bank 2. | FLASH write pointer will point to location 0x0000.                                       | FLASH write pointer should be set to 0x8000 and COBANK should be incremented.                                       |
| FLASH write pointer reaches the end of the log.          | FLASH write pointer will point to location 0xF800 and Bank 3 will be selected by COBANK. | FLASH write pointer should be reset to the first location in the log (0x4000) and COBANK should select Bank 1.      |



## Step by Step Instructions on Configuring Example 1 Using the Silicon Labs IDE

Example 1 consists of two source files, as listed in Table 2. Data\_Logger\_RTC.c contains all of the implementation code for Example 1. \_iowrite.c contains the \_iowrite() function, which is called by all standard input/output functions (printf(), puts(), putchar(), etc.). The original version of \_iowrite.c is located at C:\cc51\lib\src. The version of \_iowrite.c included with AN043SW.zip has been modified to output data through UARTO.

Table 2. Files needed by Example 1



The following steps show how to configure Example 1 using the Silicon Labs IDE:

- 1. Start the Silicon Labs IDE and add the files listed in Table 2 to a new project.
- 2. Open the *Tool Chain Integration* window from the *Project* menu and select "Tasking" in the *Select Tool Vendor* box. For each tab (Assembler, Compiler, and Linker), select the correct Tasking tool (asm51.exe, cc51.exe, and link51.exe, respectively). For more information on integrating Tasking tools into the Silicon Labs IDE, see "Application Note 126: Integrating Tasking 8051 Tools into the Silicon Labs IDE." Select the *Compiler* tab as shown in Figure 4.

Figure 4. Tool Chain Integration Window



3. Add the following option to the Command line flags box:

-M1

The -Ml option instructs the compiler to use the large memory model, which stores data objects in the on-chip external memory of the C8051F12x device. The large memory model must be used to allocate enough space for all variables in the Example 1 code.

4. Select the *Linker* tab and change the following Linker option in the *Command line flags* box:

Change -lc51s

to:

-lc511



This option instructs the linker to use the large memory model version of the C51 library (c511.lib).

5. Under the 'Project' menu select 'Target Build Configuration' to bring up the dialog box shown in Figure 5 on the next page.

Figure 5. Target Build Configuration Window



- 6. To customize an output file name or create a new output file name, click the Browse button next to the 'Absolute OMF file name:' edit box. Select a path and enter a file name with ".omf" as the file name extension. The output file must have the ".omf" extension, because this extension ensures that the Tasking tools will convert the output file to OMF format.
- 7. Click the 'Customize' button to bring up the 'Project Build Definition' window. This window allows selection of the files to be included in the build process. Although default assemble, compile, and link selections will be made, ensure that all files have been correctly included in the build process. Under each tab, add files to compile or link by selecting the desired file and clicking the 'Add' button. Files are removed in the same manner. Table 3 illustrates which files should be compiled and linked for Software Example 1. No files will be

assembled in this example.

Table 3. Project Build Definition for Example 1

| Files to Compile      | Files to Link           |
|-----------------------|-------------------------|
| Data_Logger_RTC<br>.c | Data_Logger_RTC<br>.obj |
| _iowrite.c            | _iowrite.obj            |

8. Build the project by selecting *'Build/Make Project'* from the *Project* menu.

# Project-Managed Bank Switching for Code-Intensive Applications

The Tasking 8051 development tools support code banking. It is recommended to use the code banking capability of the tools for projects containing more than 64KB of program code. The tools also allow the user to expand 64KB projects to 128KB without modifying existing modules.

To use the Tasking 8051 tools for code banking, the project needs to be configured for code banking. The configurations required for code banking are supported in Version 1.83 and later of the Silicon Labs IDE. Step-by-step instructions on how to configure a Silicon Labs IDE project for code banking are included in Example 2.

Tasking tools divide the source code into logical pieces of code and data called segments. Each segment is assigned a name and a memory type. The Linker implements code banking by assigning each segment to a code bank. The user specifies code bank assignments by means of Linker options and controls.

The "-banks" option is used to specify the number of code banks on the device. Silicon Labs C8051F12x devices have four code banks (Common Area, Bank 1, Bank 2, and Bank 3), so the user should add "-banks 4" to the Linker command



line. Additionally, the size of the Common area is specified using the "-common" option. For Silicon Labs C8051F12x devices, "-common 8000H" should be added to the Linker command line to designate a Common bank size of 32KB.

The *COMMON* and *BANK* Linker controls are used to assign segments to code banks. The *COMMON* control is written in the form:

COMMON(segment[(address)]),

where *segment* is placed in the common area. If *address* is specified, then *segment* will be placed at that absolute address. Otherwise, the linker will automatically determine the location of *segment*. The *BANK* control is invoked in the form:

BANK(bank, segment[(address)]).

*BANK* works in the same manner as *COMMON*, except the bank in which *segment* will be placed must be specified as *bank*.

Segment names can be found in the source (.src) files generated by the compiler. They generally take the form of:

module segment memoryspace.

Code banked projects must contain one or more source files. In addition to source files, all projects configured for code banking must include a code banked version of 'stub.asm,' which is included with the software examples for this application note, AN043SW.zip.

# Example 2: Project-Managed Code Banking

This example shows how to set up a code banked project using the Silicon Labs IDE and the Tasking development tools. It uses Timer 3 and Timer 4 interrupts to blink the LED and output a 1 kHz sine wave on DAC1, respectively. The code that blinks the LED is located in Bank 3, and the code that out-

puts a sine wave is located in Bank 2. Since interrupts must be located in the Common area, both interrupts call a function in one of the banks to perform the desired task.

This example contains three source files and the code banked version of stub.asm, as listed in Table 4.

Table 4. Files needed by Example 2

| common.c |  |  |
|----------|--|--|
| bank2.c  |  |  |
| bank3.c  |  |  |
| stub.asm |  |  |

# Step by Step Instructions on Configuring Example 2 Using the Silicon Labs IDE

The following steps show how to configure the code banked example project using the Silicon Labs IDE.

- 1. Start the Silicon Labs IDE and add the files listed in Table 4 to a new project.
- 2. Open the *Tool Chain Integration* window from the *Project* menu and select "Tasking" in the *Select Tool Vendor* box. For each tab (Assembler, Compiler, and Linker), select the correct Tasking tool (asm51.exe, cc51.exe, and link51.exe, respectively). For more information on integrating Tasking tools into the Silicon Labs IDE, see "Application Note 126: Integrating Tasking 8051 Tools into the Silicon Labs IDE." Select the *Linker* tab as shown in Figure 6 on the next page.



Figure 6. Tool Chain Integration
Window



3. Add the following Linker options to the *Command line flags* box:

-banks 4 -common 8000H

This specifies a device with four code banks and a Common area size of 32 KB.

4. Assign segments to their respective code banks. Add the following Linker controls to the *Command line flags* box:

BANK(3, BANK3 TOGGLE LED PR)

BANK(2, BANK2\_SET\_DAC1\_PR)

This places the Toggle\_LED() function in Bank 3 and the Set\_DAC1() function in Bank 2. All segments whose code banks are not specified by Linker controls are placed in the Common area by default.

5. If you wish to generate a map file, add the *PRINT* Linker control in the following format:

PRINT(example2.151)

This control generates a map file called example 2.151. The map file gives a memory map of example 2.0mf, including information regarding segment location.

6. The code segments in each module have been placed in code banks according to Table 5.

Table 5. Code Bank Selection for Example 2

| Filename   | Code Bank   |  |
|------------|-------------|--|
| common.obj | Common area |  |
| bank2.obj  | Bank 2      |  |
| bank3.obj  | Bank 3      |  |
| stub.asm   | Common area |  |

**NOTE:** It is not mandatory that code be devided into separate modules according to code bank assignment. It has been done this way in this example for the sake of simplicity.

7. Under the 'Project' menu select 'Target Build Configuration' to bring up the dialog box shown in Figure 7.

Figure 7. Target Build Configuration Window





- 8. To customize an output file name or create a new output file name, click the Browse button next to the 'Absolute OMF file name:' edit box. Select a path and enter a file name with ".omf" as the file name extension. The output file must have the ".omf" extension, because this extension ensures that the Tasking tools will convert the output file to OMF format.
- 9. Click the 'Customize' button to bring up the 'Project Build Definition' window. This window allows selection of the files to be included in the build process. Although default assemble, compile, and link selections will be made, ensure that all files have been correctly included in the build process. Under each tab, add files to assemble, compile, or link by selecting the desired file and clicking the 'Add' button. Files are removed in the same manner. Table 6 illustrates which files should be assembled, compiled, and linked for Software Example 2.

Table 6. Project Build Definition for Example 2

| Files to<br>Assemble | Files to<br>Compile | Files to<br>Link |
|----------------------|---------------------|------------------|
| stub.asm             | common.c            | common.obj       |
|                      | bank2.c             | bank2.obj        |
|                      | bank3.c             | bank3.obj        |
|                      |                     | stub.obj         |

- 10. Build the project by selecting 'Build/Make Project' from the Project menu.
- 11. If the project has been configured to generate a map file, an 'example2.l51' map file will be generated in the project folder. Inspect this file to verify that functions have been located in the proper bank. You should also notice that the constant code variable sine table (which is given the segment name *C51\_CO* by default) in 'bank2.c' has been located in Bank 2. The Tasking linker automatically puts *C51\_CO* in

8

Bank 2 because the only segment that references it, *BANK2\_SET\_DAC1\_PR*, is located in Bank 2. Refer to the Tasking linker manual for a description of the L51 file.

# Code Bank Assignment Considerations

Assigning files to code banks is a straightforward procedure; however, determining the best placement of functions in code banks is largely dependant on the nature of the project. This section outlines some guidelines to follow when assigning code banks.

The Common area is accessible by all code banks at all times. It is important to keep all code that must always be accessible in the Common area. For example, reset and interrupt vectors, interrupt service routines, code constants, bank switch code, and library functions should always be located in the Common area.

# **Assigning Code Banks for Maximum Performance**

Code bank switching does not significantly affect the performance of most systems; however, to achieve maximum performance in time critical applications, programs should be structured so that frequent bank switching is not necessary. Bank switch code is not generated when the function being called resides in the Common area or in the same bank as its calling function. Placing frequently accessed functions or functions called from different banks in the Common area is essential to achieve maximum performance in time critical applications.

#### **Code Constants**

Code constants (strings, tables, etc.) should be located in the Common area unless all of the segments that reference them are in the same code bank. The Common area is the best location for

code constants in most applications, because they can be accessed from any bank using the MOVC instruction. If the Common area is not large enough to accommodate all code constants, they may be placed in one of the code banks. In this case, however, they may only be accessed from code executing in the same bank or the common area. They may not be accessed from code executing in another bank, because the linker sets the constant code bank to the same bank as the instruction fetch bank. Constant data in a code bank may be accessed from the common area only if the bank in which it resides is the currently selected bank.

#### Bank Switch Macro Details

The version of 'stub.asm' included with AN043SW.zip implements code banking by writing to the PSBANK register. The PSBANK register contains two bank selects, COBANK for constant data, and IFBANK for instruction fetches. Using 'stub.asm,' the COBANK and IFBANK always target the same code bank. This is why constant code tables must be located in the Common area or in the bank that accesses them.

The bank switch code in 'stub.asm' may be changed to keep COBANK fixed regardless of the value of IFBANK. This would allow the user to dedicate one bank for constant data operations while using the other two banks for instruction fetches only. This dedicated bank would be available to code executing in any bank or the Common area.

The Common area may always be used for both instruction fetches and data storage regardless of the PSBANK register settings. For more information on bank switching, refer to the Tasking Assembler/Linker manual.



9

# Example 1: User-Managed Code Banking (Data Logger with Real-Time Clock)

```
_____
// Data_Logger_RTC.c
// Copyright 2002 Cygnal Integrated Products, Inc.
// AUTH: FB, JM
// DATE: 03 SEP 03
//
//
// This application uses a 22.1184 MHz crystal oscillator to implement a
// software real-time clock (RTC). PCA Module 0, configured to count Timer 0
// overflows in software timer mode, generates an interrupt every second.
// The interrupt handler records the current time and device temperature
// in a non-volatile log in FLASH.
// With SYSCLK at 49.7664 MHz, Timer 0 in mode 2 overflows exactly 4050 times
// every second when clocked by SYSCLK/48. PCAO, clocked by Timer O overflows,
// is programmed to generate an interrupt every 4050 Timer 0 overflows,
// or once every second.
//
// The 112,640 byte log cycles through all 4 code banks recording time and
// temperature. Each data record is 8 bytes long. The log is capable of storing
// 14080 records over a time period of 3.9 hours. Once the log is full, it
// continues logging at the beginning of log, erasing the FLASH page with
// the oldest data as it progresses.
// When this code is built, the linker generates two multiple call to segments
// warnings. These warnings are generated because the FLASH support routines
// are called from the main routine and from interrupts. These warnings have
// been accounted for in the code by disabling interrupts before calling any
// FLASH support routines.
//
//
// Target: C8051F12x
// Tool chain: TASKING CC51 7.0 / TASKING EVAL CC51
// Includes
//-----
#include "regc51f12x.sfr"
                                   // SFR declarations
#include <stdio.h>
                                   // printf() and getchar()
/* SFR PAGE DEFINITIONS */
                             /* SYSTEM AND PORT CONFIGURATION PAGE */
#define CONFIG PAGE
                       0x0F
                             /* LEGACY SFR PAGE */
#define LEGACY PAGE
                       0x0
#define TIMER01_PAGE
#define CPT0_PAGE
#define CPT1_PACE
                              /* TIMER 0 AND TIMER 1 */
                       0x00
                              /* COMPARATOR 0 */
                       0x01
```



```
#define ADC2 PAGE
                       0x02
                             /* ADC 2 */
                            /* SMBUS 0 */
#define SMB0 PAGE
                       0x00
                             /* TIMER 2 */
#define TMR2 PAGE
                       0x00
#define TMR3 PAGE
                       0x01
                             /* TIMER 3 */
#define TMR4 PAGE
                     0x02
                             /* TIMER 4 */
#define DACO_PAGE
                             /* DAC 0 */
                     0x00
                    0x01
0x00
0x0F
                              /* DAC 1 */
#define DAC1 PAGE
                              /* PCA 0 */
#define PCA0 PAGE
                             /* PLL 0 */
#define PLLO PAGE
#define MACO PAGE
                      0 \times 03
                              /* MAC 0 */
typedef union UInt {
                                   // Byte addressable unsigned int
  unsigned int Int;
  unsigned char Char[2];
} UInt;
typedef union Long {
                                  // Byte addressable long
  long Long;
  unsigned int Int[2];
  unsigned char Char[4];
} Long;
typedef union ULong {
                                  // Byte addressable unsigned long
  unsigned long ULong;
  unsigned int Int[2];
  unsigned char Char[4];
} ULong;
                                  // LOG record structure
typedef struct Record {
  char start;
  unsigned int hours;
  unsigned char minutes;
  unsigned char seconds;
  unsigned int ADC result;
  char end;
} Record;
//-----
// Global CONSTANTS
//-----
               1
#define TRUE
#define FALSE
                  Ω
#define EXTCLK
                  22118400
                                   // External oscillator frequency in Hz
#define SYSCLK
                  49766400
                                   // Output of PLL derived from
                                   // (EXTCLK*9/4)
#define BAUDRATE
                 115200
                                   // Baud rate of UART in bps
                                   // Note: The minimum standard baud rate
                                   // supported by the UARTO Init routine
                                   // in this file is 19,200 bps when
                                   // SYSCLK = 49.76MHz.
#define SAMPLERATE 2000
                                   // The ADC sampling rate in Hz
_sfrbit LED _atbit(P1, 6);
                                   // LED='1' means ON
                                   // SW2='0' means switch pressed
_sfrbit SW2 _atbit(P3, 7);
```



```
#define LOG START 0x04000L
                                // Starting address of LOG
#define LOG END 0x1F800L
                                // Last address in LOG + 1
#define RECORD LEN 8
                                // Record length in bytes
#define START OF RECORD ':'
                                 // Start of Record symbol
#define FLASH PAGESIZE 1024
                                // Number of bytes in each FLASH page
#define COBANK
                                 // Bit mask for the high nibble of PSBANK
              0xF0
#define COBANKO 0x00
                                 // These macros define the bit mask values
#define COBANK1 0x10
                                 // for the PSBANK register used for
#define COBANK2 0x20
                                 // selecting COBANK. COBANK should always
                                 // be cleared then OR-Equaled (|=) with
#define COBANK3 0x30
                                 // the proper bit mask to avoid changing
                                 // the other bits in the PSBANK register
//-----
// Global VARIABLES
//-----
                                // global RTC seconds counter
unsigned char SECONDS = 0;
unsigned char MINUTES = 0;
                                // global RTC minutes counter
unsigned int HOURS = 0;
                                 // global RTC hours counter
unsigned int ADC RESULT = 0;
                                 // holds the oversampled and averaged
                                 // result from ADC0
bit LOG FLAG = 0;
                                 // this flag is used to enable
                                 // and disable logging but does
                                 // not affect the real-time clock
bit LOG ERASED = 0;
                                 // this flag indicates that the
                                // LOG has been erased.
//-----
// Function PROTOTYPES
//-----
void main(void);
void RTC update(void);
void print_menu(void);
// initialization routines
void SYSCLK_Init(void);
void PORT_Init(void);
void UARTO Init (void);
void ADC0 Init (void);
void Timer3 Init(int counts);
void RTC Init (void);
interrupt(9) void PCAO ISR (void);
// FLASH support routines
void FLASH_PageErase (unsigned long addr);
void FLASH Write (unsigned long dest, char* src, unsigned int numbytes);
void FLASH ByteWrite (unsigned long dest, char dat);
void FLASH_Read (char* dest, unsigned long src, unsigned int numbytes);
unsigned char FLASH ByteRead (unsigned long addr);
```



```
// LOG support routines
void print time(void);
void LOG erase(void);
unsigned long find current record(void);
void LOG_print(char all_at_once);
void LOG update(void);
// Get Key function: Returns the keystroke
char Get Key();
//----
// MAIN Routine
//-----
void main (void)
  #define input str len 4
                                   // buffer to hold characters entered
  char input_str[input_str_len];
                                   // at the command prompt
  WDTCN = 0xde;
                                   // disable watchdog timer
  WDTCN = 0xad;
  PORT Init ();
                                   // initialize crossbar and GPIO
  SYSCLK Init ();
                                   // initialize oscillator
  UARTO Init ();
                                   // initialize UARTO
  ADC0 Init();
                                   // initialize ADC0
  RTC_Init ();
                                   // initializes TimerO and the PCA
                                   // initialize Timer3 to overflow
  Timer3 Init(SYSCLK/SAMPLERATE);
                                   // and generate interrupts at
                                   // <SAMPLERATE> Hz
                                   // to implement a real-time clock
                                   // enable global interrupts
  EA = 1;
  print menu();
                                   // print the command menu
  while (1) {
     SFRPAGE = UARTO PAGE;
     printf("\nEnter a command > ");
     input_str[0] = Get_Key();
     putchar(input_str[0]);// Echo keystroke
     putchar('\n');
     switch ( input str[0] ){
        case '1': LOG FLAG = 1;
                 SFRPAGE = UARTO PAGE;
                 printf("\nLogging has now started.\n");
                 break;
        case '2': LOG FLAG = 0;
                 SFRPAGE = UARTO PAGE;
                 printf("\nLogging has now stopped.\n");
```



```
break;
        case '3': LOG FLAG = 0;
                  LOG erase();
                  SFRPAGE = UARTO_PAGE;
                  \label{loging} \verb|printf("\nThe log has been erased and logging is stopped.\n")|;
                  break;
        case '4': LOG print(FALSE);
                  print_menu();
                 break;
        case '5': LOG_print(TRUE);
                  print menu();
                  break;
        case '6': print_time();
                 break;
        case '?': print_menu();
                 break;
        default: if(input_str[0] != 0x03)
                 printf("\nllegal Command.\n");
                 break;
     }
  } // end while
}
// RTC_update
//
//
void RTC_update(void)
  SECONDS++;
  if (SECONDS == 60) {
     SECONDS = 0;
     MINUTES++;
     if (MINUTES == 60) {
        MINUTES = 0;
        HOURS++;
     }
  }
}
//-----
// FLASH Support Routines
// FLASH PageErase
//
```

```
// This function erases the FLASH page containing <addr>.
void FLASH PageErase (unsigned long addr)
  char SFRPAGE SAVE = SFRPAGE;
                                  // Preserve current SFR page
  char PSBANK_SAVE = PSBANK;
                                  // Preserve current code bank
                                   // Preserve interrupt state
  bit EA SAVE = EA;
  ULong temp addr;
                                   // Temporary ULong
  temp addr.ULong = addr;
                                   // copy <addr> to a byte addressable
                                   // unsigned long
  // Extract address information from <addr>
  pwrite = (char xdat *) temp addr.Int[1];
  // Extract code bank information from <addr>
  PSBANK &= ~COBANK;
                                  // Clear the COBANK bits
  if( temp addr.Char[1] == 0x00){
                                   // If the address is less than
                                   // 0x10000, the Common area and
    PSBANK |= COBANK1;
                                   // Bank1 provide a 64KB linear
                                   // address space
  } else {
                                   // Else, Bank2 and Bank3 provide
                                   // a 64KB linear address space
     if (temp addr.Char[2] & 0x80){ // If bit 15 of the address is
                                   // a '1', then the operation should
        PSBANK |= COBANK3;
                                   // target Bank3, else target Bank2
     } else {
        PSBANK |= COBANK2;
       temp addr.Char[2] \mid = 0x80;
        pwrite = (char xdat *) temp addr.Int[1];
  SFRPAGE = LEGACY PAGE;
  EA = 0;
                                   // Disable interrupts
  FLSCL \mid = 0 \times 01;
                                   // Enable FLASH writes/erases
  PSCTL = 0x03;
                                   // MOVX erases FLASH page
  *pwrite = 0;
                                   // Initiate FLASH page erase
  FLSCL &= 0xFE;
                                  // Disable FLASH writes/erases
  PSCTL = 0x00;
                                   // MOVX targets XRAM
  EA = EA SAVE;
                                  // Restore interrupt state
  PSBANK = PSBANK SAVE;
                                  // Restore current code bank
  SFRPAGE = SFRPAGE SAVE;
                                   // Restore SFR page
}
//-----
// FLASH Write
```



```
//----
//
// This routine copies <numbytes> from <src> to the FLASH addressed by <dest>.
void FLASH Write (unsigned long dest, char* src, unsigned int numbytes)
{
                                // Software Counter
  unsigned int i;
  for (i = 0; i < numbytes; i++) {
    FLASH ByteWrite ( dest++, *src++);
  }
}
//-----
// FLASH ByteWrite
//-----
//
// This routine writes <dat> to the FLASH byte addressed by <dest>.
void FLASH ByteWrite (unsigned long dest, char dat)
  char SFRPAGE SAVE = SFRPAGE;
                                // Preserve current SFR page
  char PSBANK SAVE = PSBANK;
                                // Preserve current code bank
                                // Preserve interrupt state
  bit EA SAVE = EA;
  ULong temp_dest;
                                // Temporary ULong
  temp dest.ULong = dest;
                                // copy <dest> to a byte
                                // addressable unsigned long
  // Check if data byte being written is 0xFF
  // There is no need to write OxFF to FLASH since erased
  // FLASH defaults to 0xFF.
  if (dat != 0xFF) {
    // Extract address information from <dest>
    pwrite = (char _xdat *) temp_dest.Int[1];
     // Extract code bank information from <addr>
     PSBANK &= ~COBANK;
                               // Clear the COBANK bits
     if( temp_dest.Char[1] == 0x00){ // If the address is less than
                                // 0x10000, the Common area and
       PSBANK |= COBANK1;
                                // Bank1 provide a 64KB linear
                                // address space
     } else {
                                // Else, Bank2 and Bank3 provide
                                // a 64KB linear address space
       if (temp dest.Char[2] & 0x80){// If bit 15 of the address is
                                // a '1', then the operation should
          PSBANK |= COBANK3;
                                // target Bank3, else target Bank2
       } else {
```



```
PSBANK |= COBANK2;
          temp dest.Char[2] \mid= 0x80;
          pwrite = (char xdat *) temp dest.Int[1];
       }
      }
     SFRPAGE = LEGACY PAGE;
     EA = 0;
                                // Disable interrupts
                                 // Enable FLASH writes/erases
     FLSCL \mid = 0 \times 01;
     PSCTL = 0x01;
                                 // MOVX writes FLASH byte
     *pwrite = dat;
                                // Write FLASH byte
     FLSCL &= 0xFE;
                                // Disable FLASH writes/erases
     PSCTL = 0x00;
                                // MOVX targets XRAM
  }
  EA = EA SAVE;
                                // Restore interrupt state
  PSBANK = PSBANK SAVE;
                                 // Restore current code bank
  SFRPAGE = SFRPAGE SAVE;
                                 // Restore SFR page
}
//----
// FLASH Read
//-----
// This routine copies <numbytes> from FLASH addressed by <src> to <dest>.
//
void FLASH Read ( char* dest, unsigned long src, unsigned int numbytes)
  unsigned int i;
                                 // Software Counter
  for (i = 0; i < numbytes; i++) {
     *dest++ = FLASH ByteRead(src++);
  }
}
// FLASH ByteRead
//-----
// This routine returns to the value of the FLASH byte addressed by <addr>.
unsigned char FLASH ByteRead (unsigned long addr)
  char SFRPAGE SAVE = SFRPAGE;
                                // Preserve current SFR page
  char PSBANK SAVE = PSBANK;
                                // Preserve current code bank
  ULong temp addr;
                                // Temporary ULong
  char temp char;
                                // Temporary char
                       // FLASH read pointer
  char rom * pread;
  temp addr.ULong = addr;
                                 // copy <addr> to a byte addressable
                                 // unsigned long
```



```
// Extract address information from <addr>
  pread = (char rom *) temp addr.Int[1];
  // Extract code bank information from <addr>
  PSBANK &= ~COBANK;
                               // Clear the COBANK bits
  if( temp addr.Char[1] == 0x00){
                               // If the address is less than
                                // 0x10000, the Common area and
    PSBANK |= COBANK1;
                                // Bank1 provide a 64KB linear
                                // address space
  } else {
                                // Else, Bank2 and Bank3 provide
                                // a 64KB linear address space
    if (temp addr.Char[2] & 0x80) {
                               // If bit 15 of the address is
                                // a '1', then the operation should
       PSBANK |= COBANK3;
                                // target Bank3, else target Bank2
    } else {
       PSBANK |= COBANK2;
       temp addr.Char[2] \mid = 0x80;
       pread = (char _rom *) temp_addr.Int[1];
    }
  }
  temp_char = *pread;
                               // Read FLASH byte
  PSBANK = PSBANK SAVE;
                               // Restore current code bank
  SFRPAGE = SFRPAGE SAVE;
                               // Restore SFR page
  return temp char;
}
//-----
// Support Routines
//-----
//----
// print menu
//-----
//
// This routine uses prints the command menu to the UART.
//
void print menu(void)
  char SFRPAGE SAVE = SFRPAGE;
                            // Save Current SFR page
  SFRPAGE = UARTO PAGE;
  printf("\n\nC8051F12x Data Logging Example\n");
  printf("----\n");
  printf("1. Start Logging\n");
  printf("2. Stop Logging\n");
  printf("3. Erase Log\n");
  printf("4. Print Log (one page at a time - Press CTRL+C to stop)\n");
  printf("5. Print Log (all at once - Press CTRL+C to stop)\n");
  printf("6. Print Elapsed Time Since Last Reset\n");
  printf("?. Print Command List\n");
```



```
SFRPAGE = SFRPAGE SAVE;
                           // Restore SFR page
}
//----
// print time
//-----
//
// This routine uses prints the elapsed time since the last reset to the UART.
void print time (void)
  bit EA SAVE = EA;
                            // Preserve interrupt state
  SFRPAGE = UARTO PAGE;
  EA = 0;
  printf("%05u:", HOURS);
  printf("%02u:", MINUTES);
  printf("%02u", SECONDS);
  EA = EA SAVE;
  SFRPAGE = SFRPAGE SAVE;
                           // Restore SFR page
}
//-----
// find current record
//-----
//
//
unsigned long find current record(void)
  char SFRPAGE SAVE = SFRPAGE;
                                // Save Current SFR page
  bit EA SAVE = EA;
                                // Preserve interrupt state
  unsigned long pRead = LOG START;
                                // Pointer used to read from FLASH
  unsigned int i;
                                // Software counter
  bit record erased;
                                // Temporary flag
  // Keep skipping records until an uninitialized record is found or
  // until the end of the log is reached
  while( pRead < LOG END ) {</pre>
    EA = 0;
    // Skip all records that have been initialized
    if(FLASH_ByteRead(pRead) == START_OF_RECORD ){
       // increment pRead to the next record
      pRead += RECORD LEN;
      EA = EA SAVE;
       continue;
    }
    // Verify that the Record is uninitialized, otherwise keep
    // searching for an uninitialized record
    record_erased = 1;
    for(i = 0; i < RECORD_LEN; i++) {
```



```
if( FLASH_ByteRead(pRead+i) != 0xFF ){
         record erased = 0;
    if(!record erased){
       // increment pRead to the next record
       pRead += RECORD LEN;
       EA = EA SAVE;
       continue;
    EA = EA SAVE;
    // When this code is reached, pRead> should point to the beginning
    // of an uninitialized (erased) record;
    SFRPAGE = SFRPAGE_SAVE;  // Restore SFR page
    return pRead;
  // This code is reached only when there are no uninitialized records
  // in the LOG. Erase the first FLASH page in the log and return
  // a pointer to the first record in the log.
  EA = 0;
  {\tt FLASH\_PageErase\,(LOG\_START)\,;} \qquad \qquad // {\tt Erase \ the \ first \ page \ of \ the \ LOG}
  EA = EA SAVE;
  SFRPAGE = SFRPAGE SAVE;
                                 // Restore SFR page
  return LOG START;
}
//-----
// LOG erase
//-----
//
//
void LOG erase(void)
  unsigned long pWrite = LOG START; // pointer used to write to FLASH
  bit EA SAVE = EA;
                               // save interrupt status
  // Keep erasing pages until <pWrite> reaches the end of the LOG.
  while( pWrite < LOG END ) {</pre>
    EA = 0;
    FLASH PageErase (pWrite);
    EA = EA SAVE;
    pWrite += FLASH PAGESIZE;
  }
  LOG ERASED = 1;
                                 // flag that LOG has been erased
}
//----
// LOG print
//-----
//
//
```



```
void LOG_print(char all_at_once)
  char SFRPAGE SAVE = SFRPAGE;
                                          // Save Current SFR page
  char user command;
  bit EA SAVE = EA;
                                          // save interrupt status
  unsigned long pRead = LOG START;
                                          // Pointer used to read from FLASH
  Record temp rec;
                                          // Temporary record
   // Keep printing records until the end of the log is reached
  while( pRead < LOG END ) {</pre>
      // Copy a record from at <pRead> from the LOG into the local
     // Record structure <temp rec>
     EA = 0;
      FLASH_Read( (char*) &temp_rec, pRead, RECORD_LEN);
      EA = EA SAVE;
      // Validate Record
      if(temp rec.start != ':'){
         SFRPAGE = SFRPAGE SAVE;
                                          // Restore SFR page
         return;
      // Print the Record
      SFRPAGE = UARTO PAGE;
      RIO = 0;
                                          // Clear UART Receive flag
                                          // to later check for the
                                          // user pressing CTRL+C
      EA = 0;
                                          // disable interrupts
     printf("%05u:", temp_rec.hours);
     printf("%02u:", temp_rec.minutes);
     printf("%02u:", temp_rec.seconds);
     printf(" ADC = 0x\%04X\n", temp rec.ADC result);
     EA = EA SAVE;
                                           // restore interrupts
                                           // any pending interrupts will
                                           // be handled immediatly
     // check if we need to continue
     // if printing all data at once do not stop printing unless
     // the user presses CTRL+C, otherwise print 16 records and
     // then prompt user to press any key
     if(all at once){
        // Check if user has pressed CTRL+C
        if(RIO && SBUFO == 0 \times 03) {
           RIO = 0;
           printf("\nLog print terminated.\n");
           SFRPAGE = SFRPAGE SAVE;
                                    // Restore SFR page
           return;
        }
     // pause every 16 lines
     } else if( (pRead & ((RECORD LEN*16)-1)) == 0 &&
```



```
pRead > (LOG_START + RECORD_LEN)) {
       // wait for a key to be pressed then check if user has
       // pressed CTRL+C (0x03)
       printf("\npress any key to continue\n");
       user command = Get Key();
       if(user_command == 0x03) {
         printf("\nLog print terminated.\n");
         SFRPAGE = SFRPAGE SAVE;
                               // Restore SFR page
         return;
       }
    }
    // increment pRead to the next record
    pRead += RECORD LEN;
    SFRPAGE = SFRPAGE SAVE;
                                     // Restore SFR page
 }
}
//----
// LOG update
//-----
//
//
void LOG_update(void)
                               // Preserve interrupt state
  bit EA SAVE = EA;
  Record temp record;
                                // local LOG record structure
  static unsigned long pWrite = LOG_START;
                                // pointer used to write to the LOG
  bit record erased;
                                 // temporary flag
                                // temporary integer
  unsigned int i;
  // record the time and ADC reading in the LOG if logging is enabled
  if(LOG_FLAG){
     if(LOG ERASED) {
       pWrite = LOG START;
       LOG ERASED = 0;
     } else {
        // find the current record if the record at pWrite is not erased
        record erased = 1;
        for(i = 0; i < RECORD LEN; i++){
          EA = 0;
          if( FLASH ByteRead(pWrite+i) != 0xFF ) {
            record erased = 0;
          EA = EA SAVE;
        if(!record erased){
          pWrite = find_current_record();
```



```
}
      // build the temporary record
      temp_record.start = START OF RECORD;
      temp record.hours = HOURS;
      temp_record.minutes = MINUTES;
      temp record.seconds = SECONDS;
      temp record.ADC result = ADC RESULT;
      // write the temporary record to FLASH
      EA = 0;
      FLASH_Write( pWrite, (char*) &temp_record, RECORD_LEN);
      EA = EA SAVE;
      // increment record pointer
      pWrite += RECORD LEN;
      // if <pWrite> is past the end of the LOG, reset to the top
      if(pWrite >= LOG END){
        pWrite = LOG_START;
    } // end else
  } // end if(LOG FLAG)
}
//-----
// Get Key()
         ______
//
// This routine returns the keystroke as a char
char Get Key()
  char c;
 while (!RIO);
  c = SBUF0;
 RIO = 0;
  return (c);
//-----
// Initialization Routines
//-----
//-----
// SYSCLK Init
//-----
// This routine initializes the system clock to use an external 22.1184 MHz
// crystal oscillator multiplied by a factor of 9/4 using the PLL as its
// clock source. The resulting frequency is 22.1184 MHz \star 9/4 = 49.7664 MHz
//
```



```
void SYSCLK Init (void)
  int i;
                                  // delay counter
  char SFRPAGE SAVE = SFRPAGE;
                                  // Save Current SFR page
  SFRPAGE = CONFIG PAGE;
                                  // set SFR page
  OSCXCN = 0x67;
                                   // start external oscillator with
                                   // 22.1184MHz crystal
  for (i=0; i < 256; i++);
                                  // Wait for osc. to start up
                                  // Wait for crystal osc. to settle
  while (!(OSCXCN & 0x80));
  CLKSEL = 0x01;
                                   // Select the external osc. as
                                   // the SYSCLK source
  OSCICN = 0x00;
                                   // Disable the internal osc.
  //Turn on the PLL and increase the system clock by a factor of M/N = 9/4
  SFRPAGE = CONFIG PAGE;
  PLLOCN = 0x04;
                                   // Set PLL source as external osc.
  SFRPAGE = LEGACY_PAGE;
  FLSCL = 0x10;
                                  // Set FLASH read time for 50MHz clk
                                  // or less
  SFRPAGE = CONFIG PAGE;
                                  // Enable Power to PLL
  PLLOCN \mid = 0 \times 01;
                                  // Set Pre-divide value to N (N = 4)
  PLLODIV = 0 \times 04;
  PLLOFLT = 0x01;
                                  // Set the PLL filter register for
                                   // a reference clock from 19 - 30 MHz
                                   // and an output clock from 45 - 80 MHz
  PLLOMUL = 0x09;
                                  // Multiply SYSCLK by M (M = 9)
  for (i=0; i < 256; i++);
                                 // Wait at least 5us
                                  // Enable the PLL
  PLLOCN \mid = 0 \times 02;
  while(!(PLLOCN & 0x10));
                                  // Wait until PLL frequency is locked
  CLKSEL = 0 \times 02;
                                  // Select PLL as SYSCLK source
  SFRPAGE = SFRPAGE SAVE;
                                  // Restore SFR page
}
//-----
// PORT_Init
//
// This routine configures the Crossbar and GPIO ports.
//
void PORT Init (void)
{
  char SFRPAGE SAVE = SFRPAGE;
                                  // Save Current SFR page
  SFRPAGE = CONFIG PAGE;
                                  // set SFR page
           = 0x04;
                                  // Enable UARTO
  XBR0
  XBR1
          = 0x00;
          = 0x40;
  XBR2
                                  // Enable crossbar and weak pull-up
```



```
POMDOUT \mid = 0x01;
                               // Set TXO pin to push-pull
  P1MDOUT \mid = 0 \times 40;
                               // Set P1.6(LED) to push-pull
  SFRPAGE = SFRPAGE SAVE;
                               // Restore SFR page
}
//----
// UARTO Init
//
// Configure the UARTO using Timer1, for <br/> \alpha and 8-N-1. In order to
// increase the clocking flexibility of Timer0, Timer1 is configured to count
// SYSCLKs.
//
// To use this routine SYSCLK/BAUDRATE/16 must be less than 256. For example,
// if SYSCLK = 50 MHz, the lowest standard baud rate supported by this
// routine is 19,200 bps.
//
void UARTO Init (void)
  char SFRPAGE SAVE = SFRPAGE;  // Save Current SFR page
  SFRPAGE = UARTO PAGE;
  SCON0 = 0x50;
                               // SCONO: mode 0, 8-bit UART, enable RX
  SSTA0 = 0x10;
                               // Timer 1 generates UARTO baud rate and
                               // UARTO baud rate divide by two disabled
  SFRPAGE = TIMER01_PAGE;
  TMOD &= \sim 0 \times F0;
       | = 0x20;
                               // TMOD: timer 1, mode 2, 8-bit reload
  TMOD
  TH1 = -(SYSCLK/BAUDRATE/16);
                               // Set the Timer1 reload value
                                \ensuremath{//} When using a low baud rate, this equation
                                // should be checked to ensure that the
                                // reload value will fit in 8-bits.
  CKCON \mid = 0 \times 10;
                               // T1M = 1; SCA1:0 = xx
                               // initialize Timer1
  TL1 = TH1;
                                // start Timer1
  TR1 = 1;
  SFRPAGE = UARTO PAGE;
  TIO = 1;
                               // Indicate TX0 ready
  SFRPAGE = SFRPAGE SAVE;
                               // Restore SFR page
//-----
// ADC0 Init
//-----
//
// Configure ADCO to start conversions on Timer3 Overflows and to
// use left-justified output mode.
void ADC0_Init (void)
{
```



```
char SFRPAGE SAVE = SFRPAGE;
                            // Save Current SFR page
  SFRPAGE = ADC0 PAGE;
  ADCOCN = 0x85;
                             // ADCO enabled; normal tracking
                              // mode; ADCO conversions are initiated
                              // on Timer3 overflows; ADC0 data is
                              // left-justified
  REFOCN = 0x07;
                             // enable temp sensor, on-chip VREF,
                             // and VREF output buffer
  AMXOSL = OxOF;
                             // Select TEMP sens as ADC mux output
  ADC0CF = ((SYSCLK/2500000) << 3);// ADC conversion clock = 2.5MHz
  ADCOCF \mid = 0 \times 01;
                             // PGA gain = 2
  EIE2 \mid = 0x02;
                             // Enable ADC0 End-of-conversion
                              // interrupts
  SFRPAGE = SFRPAGE SAVE;
                             // Restore SFR page
}
//-----
// Timer3 Init
//-----
// This routine initializes Timer3 in auto-reload mode to overflow
// at intervals specified in <counts>.
//
void Timer3 Init ( int counts)
{
  SFRPAGE = TMR3 PAGE;
  TMR3CN = 0;
                              // STOP timer; set to auto-reload mode
  TMR3CF = 0 \times 08;
                              // Timer3 counts SYSCLKs
  RCAP3L = -counts;
  RCAP3H = (-counts) >> 8;// Set reload value
  TMR3L = RCAP3L;
  TMR3H = RCAP3H;
                               // Initialize Timer to reload value
  TR3 = 1;
                              // start Timer3
}
//----
// RTC Init
//-----
// This Routine initializes Timer0 and PCAO to implement a real-time clock.
// Assuming <SYSCLK> is generated from a 22.1184 crystal oscillator, Timer0
// overflows exactly 1800 times per second when configured as an 8-bit timer
// that uses <SYSCLK>/48 as its timebase. PCAO is configured to count
// Timer0 overflows and interrupt every 1800 Timer0 overflows, or every second.
// The PCAO ISR updates a set of global RTC counters for seconds, minutes, hours,
// and days.
//
void RTC Init(void)
```



```
SFRPAGE = TIMER01 PAGE;
  // configure Timer0 in Mode2: 8-bit Timer with Auto-Reload
  TMOD &= 0xF0;
                              // Clear Timer0 bits
  TMOD |= 0x02;
                                // Mode2 Auto-Reload
  // configure Timer0 timebase to <SYSCLK>/48
                  // Clear bits
  CKCON &= 0 \times F0;
                                // Set Timer0 timebase
  CKCON \mid = 0x02;
  // configure PCA0 to count TimerO overflows
  PCAOMD = 0x04;
  // configure capture/compare module 0 to generate an interrupt when
  // the value of PCAO reaches 4050 (0x0FD2)
  //PCAOCPO = 4050
  PCAOCPHO = 0x0F;
  PCAOCPLO = 0xD2;// Set the value to match
  PCA0CPM0 &= \sim 0 \times FF;
                                // Clear bits
  PCA0CPM0 \mid = 0x49;
                                // Generate an interrupt when the
                                // PCA0 value matches PCA0CP0
                                // Enable PCA0 interrupts
  EIE1 |= 0x08;
  TR0 = 1;
                                // Start Timer0
  PCA0CN \mid = 0 \times 40;
                                // Enable PCA0
                                // Restore SFR page
  SFRPAGE = SFRPAGE SAVE;
}
//-----
//----
//
//
interrupt(9) void PCA0 ISR (void)
 if (CCF0) {
     CCF0 = 0;
                                   // clear ModuleO capture/compare flag
     PCAOL = 0x00;
     PCAOH = 0x00;
                                    // clear the PCA counter
     RTC update();
                                    // update RTC variables
                                    // update LOG if logging is enabled
     LOG update();
 } else
 if (CCF1) {
    CCF1 = 0;
                                   // clear Module1 capture/compare flag
 } else
 if (CCF2) {
                                    // clear Module2 capture/compare flag
    CCF2 = 0;
 } else
 if (CCF3) {
```



```
CCF3 = 0;
                                   // clear Module3 capture/compare flag
 } else
 if (CCF4) {
    CCF4 = 0;
                                   // clear Module4 capture/compare flag
 } else
 if (CCF5) {
    CCF5 = 0;
                                   // clear Module5 capture/compare flag
 } else
 if (CF) {
    CF = 0;
                                   // clear PCA counter overflow flag
}
// ADC0 ISR
//-----
// This ISR is called on the end of an ADCO conversion.
interrupt(15) void ADCO ISR (void)
  Long result = {0};
                             // byte addressable long variable
  int i;
  bit EA_SAVE = EA;
  //accumulate 256 temperature samples
  result.Long += ADCOH;
  result.Long += ADC0L;
  i++;
  if(i == 256) {
     i = 0;
     // take the average (Divide by 256 = shift right by 8)
     // Do this operation "result.Long >>= 8;" (170 SYSCLK cycles) using
     // three MOV instructions (9 SYSCLK cycles)
     // Assume Most Significant Byte only contains sign information
     result.Char[3] = result.Char[2];
     result.Char[2] = result.Char[1];
     result.Char[1] = result.Char[0];
     // update global <ADC RESULT>
     ADC_RESULT = result.Int[1];
  }
}
  *********************
| *
| *
   File
           : _iowrite.c
| *
   Version : 1.7
```



```
|* Description : Source file for _iowrite() routine
| *
                 Low level output routine. Is used by all printing
| *
| *
                  This routine should be customised.
| *
                  This file has been customised for Cygnal Application Note 043
| *
| *
   Copyright 1999-2003 Altium BV
| *
*******************************
#include <stdio.h>
#include <simio.h>
#include "regc51f12x.sfr"
#define XON 0x11
#define XOFF 0x13
regparm int
iowrite( int c, FILE *stream )
// expands '\n' into CR LF and handles
// XON/XOFF (Ctrl+S/Ctrl+Q) protocol
 if (c == '\n') {
   if (RIO) {
     if (SBUF0 == XOFF) {
       do {
         RIO = 0;
         while (!RIO);
       while (SBUF0 != XON);
       RIO = 0;
   while (!TIO);
   TIO = 0;
   SBUF0 = 0x0d;
                                       /* output CR */
 if (RIO) {
   if (SBUF0 == XOFF) {
     do {
       RI0 = 0;
       while (!RIO);
     while (SBUF0 != XON);
     RIO = 0;
   }
 while (!TIO);
 TIO = 0;
 return (SBUF0 = c);
```



# Example 2: Project-Managed Code Banking

```
// common.c
//----
// Copyright 2003 Cygnal Integrated Products, Inc.
// AUTH: FB, JM
// DATE: 19 AUG 03
// This example shows how to set up a code banking project using the Cygnal
// IDE and the TASKING 8051 development tools. It uses Timer3 and Timer4
// interrupts to blink the LED and output a 1 kHz sine wave on DAC1,
// respectively. The code that blinks the LED is located in Bank 3 and the
// code that outputs a sine wave based on a 256 entry sine table is located
// in Bank 2. Since interrupts must be located in the Common area, both
// interrupts call a function in one of the banks to perform the desired task.
// The project should be configured for code banking as shown in ANO43 before
// this project is built.
// This program uses the the 24.5 MHz internal oscillator multiplied by two
// for an effective SYSCLK of 49 MHz.
// In "Project->Tool Chain Integration," the Command line flags under the
// Linker tab should read:
// -lc51s NOCASE RS(256) -banks 4 -common 8000H "BA(3, BANK3 TOGGLE LED PR)
// BA(2,BANK2 SET DAC1 PR)"
// Target: C8051F12x
// Tool chain: TASKING CC51 7.0 / TASKING EVAL CC51
//
// Includes
//-----
#include "regc51f12x.sfr"
                                  // SFR declarations
#include <stdio.h>
                                 // printf() and getchar()
//-----
// Global CONSTANTS
//-----
#define TRUE
#define FALSE
#define SYSCLK
                 49000000
                                 // Output of PLL derived from (INTCLK*2)
#define SAMPLE RATE DAC 100000L
                                 // DAC sampling rate in Hz
#define PHASE PRECISION 65536
                                  // range of phase accumulator
#define FREQUENCY 1000
                                  // frequency of output waveform in Hz
                                  // <phase add> is the change in phase
                                  // between DAC1 samples; It is used in
                                  // the set DAC1 routine in bank2
unsigned int phase_add = FREQUENCY * PHASE_PRECISION / SAMPLE_RATE_DAC;
// Function PROTOTYPES
```



```
// Common area functions
void main(void);
void SYSCLK Init(void);
void PORT Init(void);
void DAC1 Init (void);
void Timer3_Init(int counts);
void Timer4 Init(int counts);
_interrupt(14) void Timer3_ISR (void);
_interrupt(16) void Timer4_ISR (void);
// code bank 2 functions
extern void set_DAC1(void);
// code bank 3 functions
extern void toggle LED(void);
//-----
// MAIN Routine
//----
//Common area code;
void main (void)
{
  WDTCN = 0xde;
                              // disable watchdog timer
  WDTCN = 0xad;
  PORT Init ();
                              // initialize crossbar and GPIO
  SYSCLK Init ();
                              // initialize oscillator
                              // initialize DAC1
  DAC1_Init ();
  Timer3 Init(SYSCLK/12/1000);
                              // initialize Timer3 to overflow
                              // every millisecond
  Timer4 Init(SYSCLK/SAMPLE RATE DAC);// initialize Timer4 to overflow
                              // <SAMPLE RATE DAC> times per
                              // second
  EA = 1;
                               // enable global interrupts
  while (1);
}
//-----
// Interrupt Service Routines
//-----
// Timer3 ISR
//-----
// This routine changes the state of the LED whenever Timer3 overflows 250 times.
// NOTE: The SFRPAGE register will automatically be switched to the Timer 3 Page
// When an interrupt occurs. SFRPAGE will return to its previous setting on exit
// from this routine.
//
_interrupt(14) void Timer3_ISR (void)
  static int i;
                              // software interrupt counter
```



```
// clear Timer3 overflow flag
  TF3 = 0;
  i++;
                              // increment software counter
  // toggle the LED every 250ms
  if (i >= 250) {
    toggle LED();
                              // toggle the green LED
    i = 0;
                              // clear software counter
  }
//-----
// Timer4 ISR -- Wave Generator
//-----
// This ISR is called on Timer4 overflows. Timer4 is set to auto-reload mode
// and is used to schedule the DAC output sample rate in this example.
// Note that the value that is written to DAC1 during this ISR call is
// actually transferred to DAC1 at the next Timer4 overflow.
_interrupt(16) void Timer4_ISR (void)
 TF4 = 0;
                              // clear Timer4 overflow flag
 set_DAC1();
}
//-----
// Initialization Routines
//-----
//-----
// SYSCLK Init
//-----
//
// This routine initializes the system clock to use the internal oscillator
// at 24.5 MHz multiplied by two using the PLL.
//
void SYSCLK Init (void)
{
  int i;
                            // software timer
  char SFRPAGE SAVE = SFRPAGE;
                            // Save Current SFR page
  SFRPAGE = 0x0F;// set SFR page to CONFIG PAGE
  OSCICN = 0x83;
                            // set internal oscillator to run
                            // at its maximum frequency
  CLKSEL = 0x00;
                            // Select the internal osc. as
                            // the SYSCLK source
  //Turn on the PLL and increase the system clock by a factor of M/N = 2
  SFRPAGE = 0x0F;// Set SFR page to CONFIG PAGE
  PLLOCN = 0 \times 00;
                            // Set internal osc. as PLL source
  SFRPAGE = 0x00;// Set SFR page to LEGACY PAGE
                            // Set FLASH read time for 50MHz clk
  FLSCL = 0 \times 10;
                            // or less
  SFRPAGE = 0x0F;// Set SFR page to CONFIG PAGE
  PLLOCN \mid = 0x01;
                            // Enable Power to PLL
```



```
PLLODIV = 0 \times 01;
                             // Set Pre-divide value to N (N = 1)
                             // Set the PLL filter register for
  PLLOFLT = 0x01;
                             // a reference clock from 19 - 30 MHz
                             // and an output clock from 45 - 80 MHz
  PLLOMUL = 0x02;
                             // Multiply SYSCLK by M (M = 2)
  for (i=0; i < 256; i++);
                            // Wait at least 5us
                             // Enable the PLL
  PLLOCN \mid = 0 \times 02;
  while(!(PLLOCN & 0x10));
                             // Wait until PLL frequency is locked
  CLKSEL = 0 \times 02;
                             // Select PLL as SYSCLK source
  SFRPAGE = SFRPAGE SAVE;
                             // Restore SFR page
}
//-----
// PORT Init
//-----
//
// This routine configures the crossbar and GPIO ports.
void PORT_Init (void)
  SFRPAGE = 0x0F;// Set SFR page to CONFIG PAGE
        = 0x00;
        = 0 \times 00;
  XBR1
                             // Enable crossbar and weak pull-up
  XBR2
        = 0x40;
  P1MDOUT \mid = 0 \times 40;
                             // Set P1.6(LED) to push-pull
  SFRPAGE = SFRPAGE SAVE;
                             // Restore SFR page
}
//----
// DAC1 Init
//-----
// Configure DAC1 to update on Timer4 overflows and enable the the VREF buffer.
//
//
void DAC1 Init(void){
  char SFRPAGE SAVE = SFRPAGE;  // Save Current SFR page
  SFRPAGE = 0x01;// Set SFR page to DAC1 PAGE
  DAC1CN = 0 \times 94;
                             // Enable DAC1 in left-justified mode
                             // managed by Timer4 overflows
  SFRPAGE = 0x00; // Set SFR page to LEGACY PAGE
  REFOCN \mid = 0 \times 03;
                             // Enable the internal VREF (2.4v) and
                             // the Bias Generator
  SFRPAGE = SFRPAGE SAVE;
                            // Restore SFR page
}
```



```
//-----
// Timer3 Init
//----
//
// Configure Timer3 to auto-reload mode and to generate interrupts
// at intervals specified by <counts> using SYSCLK/12 as its time base.
//
//
void Timer3 Init (int counts)
  SFRPAGE = 0x01;// Set SFR page to TMR3 PAGE
  TMR3CN = 0x00;
                           // Stop Timer; Clear overflow flag;
                           // Set to Auto-Reload Mode
  TMR3CF = 0x00;
                           // Configure Timer to increment;
                           // Timer counts SYSCLKs/12
  RCAP3L = -counts;
  RCAP3H = (-counts) >> 8;// Set reload value
  TMR3L = RCAP3L;
                           // Initialize Timer to reload value
  TMR3H = RCAP3H;
  EIE2 \mid = 0x01;
                          // enable Timer3 interrupts
  TR3 = 1;
                          // start Timer
  SFRPAGE = SFRPAGE SAVE; // Restore SFR page
}
//----
// Timer4 Init
//-----
// Configure Timer4 to auto-reload mode and to generate interrupts
// at intervals specified in <counts> using SYSCLK as its time base.
//
void Timer4 Init (int counts)
  SFRPAGE = 0x02; // Set SFR page to TMR4 PAGE
  TMR4CN = 0x00;
                           // Stop Timer4; Clear overflow flag (TF4);
                           // Set to Auto-Reload Mode
  TMR4CF = 0x08;
                           // Configure Timer4 to increment;
                           // Timer4 counts SYSCLKs
  RCAP4L = -counts;
                                 // Set reload value
  RCAP4H = (-counts) >> 8;
  TMR4L = RCAP4L;
                           // Initialzie Timer4 to reload value
  TMR4H = RCAP4H;
  EIE2 \mid = 0x04;
                          // enable Timer4 interrupts
  TR4 = 1;
                           // start Timer4
```



```
SFRPAGE = SFRPAGE SAVE;
                            // Restore SFR page
//-----
//-----
//
// AUTH: FB, JM
// DATE: 19 AUG 03
// Target: C8051F12x
// Tool chain: TASKING CC51 7.0 / TASKING EVAL CC51
// This file contains routines used by the code banking example in ANO43.
// All routines in this file are located in Code Bank 2.
//-----
// Includes
//----
#include "regc51f12x.sfr"
                               // SFR declarations
//-----
// Global VARIABLES
//-----
extern int phase add;
//-----
// Global CONSTANTS
//-----
unsigned int rom SINE TABLE[256] = {
  0x0000, 0x0324, 0x0647, 0x096a, 0x0c8b, 0x0fab, 0x12c8, 0x15e2,
  0x18f8, 0x1c0b, 0x1f19, 0x2223, 0x2528, 0x2826, 0x2b1f, 0x2e11,
  0x30fb, 0x33de, 0x36ba, 0x398c, 0x3c56, 0x3f17, 0x41ce, 0x447a,
  0x471c, 0x49b4, 0x4c3f, 0x4ebf, 0x5133, 0x539b, 0x55f5, 0x5842,
  0x5a82, 0x5cb4, 0x5ed7, 0x60ec, 0x62f2, 0x64e8, 0x66cf, 0x68a6,
  0x6a6d, 0x6c24, 0x6dca, 0x6f5f, 0x70e2, 0x7255, 0x73b5, 0x7504,
  0x7641, 0x776c, 0x7884, 0x798a, 0x7a7d, 0x7b5d, 0x7c29, 0x7ce3,
  0x7d8a, 0x7e1d, 0x7e9d, 0x7f09, 0x7f62, 0x7fa7, 0x7fd8, 0x7ff6,
  0x7fff, 0x7ff6, 0x7fd8, 0x7fa7, 0x7f62, 0x7f09, 0x7e9d, 0x7e1d,
  0x7d8a, 0x7ce3, 0x7c29, 0x7b5d, 0x7a7d, 0x798a, 0x7884, 0x776c,
  0x7641, 0x7504, 0x73b5, 0x7255, 0x70e2, 0x6f5f, 0x6dca, 0x6c24,
  0x6a6d, 0x68a6, 0x66cf, 0x64e8, 0x62f2, 0x60ec, 0x5ed7, 0x5cb4,
  0x5a82, 0x5842, 0x55f5, 0x539b, 0x5133, 0x4ebf, 0x4c3f, 0x49b4,
  0x471c, 0x447a, 0x41ce, 0x3f17, 0x3c56, 0x398c, 0x36ba, 0x33de,
  0x30fb, 0x2e11, 0x2b1f, 0x2826, 0x2528, 0x2223, 0x1f19, 0x1c0b,
  0x18f8, 0x15e2, 0x12c8, 0x0fab, 0x0c8b, 0x096a, 0x0647, 0x0324,
  0x0000, 0xfcdc, 0xf9b9, 0xf696, 0xf375, 0xf055, 0xed38, 0xeale,
  0xe708, 0xe3f5, 0xe0e7, 0xdddd, 0xdad8, 0xd7da, 0xd4e1, 0xd1ef,
  0xcf05, 0xcc22, 0xc946, 0xc674, 0xc3aa, 0xc0e9, 0xbe32, 0xbb86,
  0xb8e4, 0xb64c, 0xb3c1, 0xb141, 0xaecd, 0xac65, 0xaa0b, 0xa7be,
  0xa57e, 0xa34c, 0xa129, 0x9f14, 0x9d0e, 0x9b18, 0x9931, 0x975a,
  0x9593, 0x93dc, 0x9236, 0x90a1, 0x8f1e, 0x8dab, 0x8c4b, 0x8afc,
  0x89bf, 0x8894, 0x877c, 0x8676, 0x8583, 0x84a3, 0x83d7, 0x831d,
  0x8276, 0x81e3, 0x8163, 0x80f7, 0x809e, 0x8059, 0x8028, 0x800a,
  0x8000, 0x800a, 0x8028, 0x8059, 0x809e, 0x80f7, 0x8163, 0x81e3,
```



```
0x8276, 0x831d, 0x83d7, 0x84a3, 0x8583, 0x8676, 0x877c, 0x8894,
  0x89bf, 0x8afc, 0x8c4b, 0x8dab, 0x8f1e, 0x90a1, 0x9236, 0x93dc,
  0x9593, 0x975a, 0x9931, 0x9b18, 0x9d0e, 0x9f14, 0xa129, 0xa34c,
  0xa57e, 0xa7be, 0xaa0b, 0xac65, 0xaecd, 0xb141, 0xb3c1, 0xb64c,
  0xb8e4, 0xbb86, 0xbe32, 0xc0e9, 0xc3aa, 0xc674, 0xc946, 0xcc22,
  Oxcf05, Oxdlef, Oxd4e1, Oxd7da, Oxdad8, Oxdddd, Oxe0e7, Oxe3f5,
  0xe708, 0xeale, 0xed38, 0xf055, 0xf375, 0xf696, 0xf9b9, 0xfcdc,
};
//-----
// set DAC1
//-----
void set DAC1(void)
  char SFRPAGE SAVE = SFRPAGE;
                             // Save Current SFR page
  static unsigned phase acc = 0;
                             // holds phase accumulator
  int temp1;
                             // temporary 16-bit variable
  // increment phase accumulator
  phase_acc += phase_add;
  // read the table value
  temp1 = SINE TABLE[phase acc >> 8];
  // Add a DC bias to change the the rails from a bipolar (-32768 to 32767)
  // to unipolar (0 to 65535)
  // Note: the XOR with 0x8000 translates the bipolar quantity into
  // a unipolar quantity.
  SFRPAGE = 1; // set SFR PAGE to DAC1 PAGE
  DAC1L = 0x8000 ^ temp1;
  DAC1H = (0x8000 ^ temp1) >> 8; // set new DAC value
  SFRPAGE = SFRPAGE SAVE;
                             // restore SFR page
}
//-----
// bank3.c
//-----
//
// AUTH: FB, JM
// DATE: 19 AUG 03
// Target: C8051F12x
// Tool chain: TASKING CC51 7.0 / TASKING EVAL CC51
// This file contains routines used by the code banking example in ANO43.
// All routines in this file are located in Code Bank 3.
//
//-----
//-----
#include "regc51f12x.sfr"
                             // SFR declarations
```



```
//-----
// Global CONSTANTS
_sfrbit LED _atbit(P1, 6);
                       // LED='1' means ON
//-----
// toggle led
//-----
void toggle_led(void)
 LED = \sim LED;
//-----
// stub.asm
# 1 "stub.asm"
; Version:
; Copyright 1999-2002 Altium BV
This file has been modified to allow for bank switching on Cygnal
; 8051 devices.
; EDIT: JM
 DATE: 19 AUG 03
$CASE
 NAME STUB
 PUBLIC __LK_STUB_ENTRY
EXTRN CODE ( LK FUNCTION ADDRESS)
EXTRN DATA(__LK_FUNCTION_BANK)
# 20 "stub.asm"
 BANK SFR EQU OB1h ; PSBANK (on all SFR pages)
# 26 "stub.asm"
__LK_STUB
; This routine is inserted for every CALL from one segment to a
```



```
; segment in another bank. The variable \_\_{LK\_FUNCTION\_ADDRESS}
; will be resolved with the 16-bit offset of the called label.
LK STUB SEGMENT CODE
 RSEG LK_STUB
 LK STUB ENTRY:
 MOV DPTR, # LK FUNCTION ADDRESS
 JMP __LK_BANKSWITCH
__BANKSW
; This routine takes care of the actual switching of code-banks.
; This will depend on the hardware implementation. This example
; uses the SFR PSBANK to select the code bank. This is the
; method supported by the Cygnal 8051 devices.
*************************
 BANKSW SEGMENT CODE
 RSEG BANKSW
 LK BANKSWITCH:
 PUSH BANK SFR
                            ; push current bank
 CALL bankswitch
 POP BANK SFR
                            ; switch back to original bank
 RET
_bankswitch:
 PUSH ACC
 MOV A, #__LK_FUNCTION_BANK ; put new value in IFBANK
 RL A
 RL A
 RL A
 RL A
 ADD A, # LK FUNCTION BANK ; put new value in COBANK
 MOV BANK SFR, A ; switch to new instruction fetch bank
 POP ACC
 PUSH DPL
 PUSH DPH
 RET
 END
```



**Notes:** 



#### **AN143**

#### **Contact Information**

Silicon Laboratories Inc. 4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500

Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

